1 #ifndef _URCU_ARCH_X86_H
2 #define _URCU_ARCH_X86_H
5 * arch_x86.h: trivial definitions for the x86 architecture.
7 * Copyright (c) 2009 Paul E. McKenney, IBM Corporation.
8 * Copyright (c) 2009 Mathieu Desnoyers <mathieu.desnoyers@polymtl.ca>
10 * This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU Lesser General Public
12 * License as published by the Free Software Foundation; either
13 * version 2.1 of the License, or (at your option) any later version.
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
25 #include <urcu/compiler.h>
26 #include <urcu/config.h>
28 #define CONFIG_HAVE_MEM_COHERENCY
30 #define CACHE_LINE_SIZE 128
32 #ifdef CONFIG_URCU_HAVE_FENCE
33 #define mb() asm volatile("mfence":::"memory")
34 #define rmb() asm volatile("lfence":::"memory")
35 #define wmb() asm volatile("sfence"::: "memory")
38 * Some non-Intel clones support out of order store. wmb() ceases to be a
41 #define mb() asm volatile("lock; addl $0,0(%%esp)":::"memory")
42 #define rmb() asm volatile("lock; addl $0,0(%%esp)":::"memory")
43 #define wmb() asm volatile("lock; addl $0,0(%%esp)"::: "memory")
47 * Architectures without cache coherency need something like the following:
52 * #define mc() arch_cache_flush()
53 * #define rmc() arch_cache_flush_read()
54 * #define wmc() arch_cache_flush_write()
57 #define mc() barrier()
58 #define rmc() barrier()
59 #define wmc() barrier()
61 #ifdef CONFIG_URCU_SMP
63 #define smp_rmb() rmb()
64 #define smp_wmb() wmb()
66 #define smp_rmc() rmc()
67 #define smp_wmc() wmc()
69 #define smp_mb() barrier()
70 #define smp_rmb() barrier()
71 #define smp_wmb() barrier()
72 #define smp_mc() barrier()
73 #define smp_rmc() barrier()
74 #define smp_wmc() barrier()
77 /* Nop everywhere except on alpha. */
78 #define smp_read_barrier_depends()
80 static inline void rep_nop(void)
82 asm volatile("rep; nop" : : : "memory");
85 static inline void cpu_relax(void)
91 * Serialize core instruction execution. Also acts as a compiler barrier.
95 * Cannot use cpuid because it clobbers the ebx register and clashes
97 * error: PIC register 'ebx' clobbered in 'asm'
99 static inline void sync_core(void)
104 static inline void sync_core(void)
106 asm volatile("cpuid" : : : "memory", "eax", "ebx", "ecx", "edx");
110 #define rdtscll(val) \
112 unsigned int __a, __d; \
113 asm volatile("rdtsc" : "=a" (__a), "=d" (__d)); \
114 (val) = ((unsigned long long)__a) \
115 | (((unsigned long long)__d) << 32); \
118 typedef unsigned long long cycles_t
;
120 static inline cycles_t
get_cycles(void)
128 #endif /* _URCU_ARCH_X86_H */
This page took 0.032062 seconds and 4 git commands to generate.