806878e26791132b1813c1ca25197efee59b06ce
1 #ifndef _URCU_ARCH_X86_H
2 #define _URCU_ARCH_X86_H
5 * arch_x86.h: trivial definitions for the x86 architecture.
7 * Copyright (c) 2009 Paul E. McKenney, IBM Corporation.
8 * Copyright (c) 2009 Mathieu Desnoyers <mathieu.desnoyers@polymtl.ca>
10 * This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU Lesser General Public
12 * License as published by the Free Software Foundation; either
13 * version 2.1 of the License, or (at your option) any later version.
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
25 #include <urcu/compiler.h>
28 /* Assume P4 or newer */
29 #define CONFIG_HAVE_FENCE 1
30 #define CONFIG_HAVE_MEM_COHERENCY
32 #define CACHE_LINE_SIZE 128
35 #define BITS_PER_LONG (__SIZEOF_LONG__ * 8)
38 #ifdef CONFIG_HAVE_FENCE
39 #define mb() asm volatile("mfence":::"memory")
40 #define rmb() asm volatile("lfence":::"memory")
41 #define wmb() asm volatile("sfence"::: "memory")
44 * Some non-Intel clones support out of order store. wmb() ceases to be a
47 #define mb() asm volatile("lock; addl $0,0(%%esp)":::"memory")
48 #define rmb() asm volatile("lock; addl $0,0(%%esp)":::"memory")
49 #define wmb() asm volatile("lock; addl $0,0(%%esp)"::: "memory")
53 * Architectures without cache coherency need something like the following:
58 * #define mc() arch_cache_flush()
59 * #define rmc() arch_cache_flush_read()
60 * #define wmc() arch_cache_flush_write()
63 #define mc() barrier()
64 #define rmc() barrier()
65 #define wmc() barrier()
69 #define smp_rmb() rmb()
70 #define smp_wmb() wmb()
72 #define smp_rmc() rmc()
73 #define smp_wmc() wmc()
75 #define smp_mb() barrier()
76 #define smp_rmb() barrier()
77 #define smp_wmb() barrier()
78 #define smp_mc() barrier()
79 #define smp_rmc() barrier()
80 #define smp_wmc() barrier()
83 /* Nop everywhere except on alpha. */
84 #define smp_read_barrier_depends()
86 static inline void rep_nop(void)
88 asm volatile("rep; nop" : : : "memory");
91 static inline void cpu_relax(void)
97 * Serialize core instruction execution. Also acts as a compiler barrier.
101 * Cannot use cpuid because it clobbers the ebx register and clashes
103 * error: PIC register 'ebx' clobbered in 'asm'
105 static inline void sync_core(void)
110 static inline void sync_core(void)
112 asm volatile("cpuid" : : : "memory", "eax", "ebx", "ecx", "edx");
116 #define rdtscll(val) \
118 unsigned int __a, __d; \
119 asm volatile("rdtsc" : "=a" (__a), "=d" (__d)); \
120 (val) = ((unsigned long long)__a) \
121 | (((unsigned long long)__d) << 32); \
124 typedef unsigned long long cycles_t
;
126 static inline cycles_t
get_cycles(void)
134 #endif /* _URCU_ARCH_X86_H */
This page took 0.036489 seconds and 3 git commands to generate.